Part Number Hot Search : 
TQM7M MC33269 31300 W741C260 SCS215AJ ST72F324 40020 SQP700
Product Description
Full Text Search
 

To Download ISL9440 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 ? fn6383.1 caution: these devices are sensitive to electrosta tic discharge; follow proper ic handling procedures. 1-888-intersil or 1-888-468-3774 | intersil (and design) is a registered trademark of intersil americas inc. copyright intersil americas inc. 2007. all rights reserved all other trademarks mentioned are the property of their respective owners. triple, 180 out-of-phase, step-down pwm and single linear controller the ISL9440, ISL9440a and isl9441 are quad-output synchronous buck controlle rs that integrate 3 pwm controllers and 1 low drop-out linear regulator controller, which are full featured and designed to provide multi-rail power for use in products such as c able and satellite set-top boxes, voip gateways, cable modems, and other home connectivity products as well as a variety of industrial and general purpose applications. each output is adjustable down to 0.8v. the pwms are synchronized at 180 out of phase thus reducing the rms input current and ripple voltage. the ISL9440, ISL9440a and isl9441 offer internal soft-start, independent enable inputs for ease of supply rail sequencing, and integrated uv/ov/oc/ot protections in a space conscious 5mmx5mm qfn package. the ISL9440 and ISL9440a offer an early warning function to output a logic signal to warn the system to back up data when input voltage falls below a certain level. the ISL9440, ISL9440a and isl9441 utilize internal loop compensation to keep minimum peripheral components for compact design and a low total solution cost. these devices are implemented with current m ode control with feed forward to cover various applications even with fixed internal compensations. the table below shows the diff erence in terms of ISL9440, ISL9440a and isl9441 features. features ? three integrated synchronous buck pwm controllers - internal bootstrap diodes - internal compensation - internal soft-start ? independent control for each regulator and programmable output voltages; independent enable/shutdown ? fixed switching frequency: 300khz (ISL9440, isl9441); 600khz (ISL9440a) ? adaptive shoot through protection on all synchronous buck controllers ? independently programmable voltage outputs ? out-of-phase switching to reduce input capacitance (0/180/0) ? no external current sense resistor - uses lower mosfet?s r ds(on) ? current mode controller with voltage feed forward ? complete protection - overcurrent, overvoltage, undervoltage lockout, over-temperature ? cycle by cycle current limiting ? wide input voltage range - input rail powers vin pin: 5.6v to 24v - input rail powers vcc_5v pin (vin tied to vcc_5v, for 5v input applications): 4.5v to 5.6v ? early warning (ISL9440, ISL9440a) on input voltage failure ? integrated reset functi on (ISL9440, ISL9440a) ? pb-free (rohs compliant) applications ? satellite and cable set-top boxes ? cable modems ? vox gateway devices ? nas/san devices related literature ? technical brief tb389 ?pcb land pattern design and surface mount guidelines for qfn (mlfp) packages? part number early warning switching frequency (khz) ISL9440 yes 300 ISL9440a yes 600 isl9441 no 300 data sheet december 5, 2007 ISL9440, ISL9440a, isl9441
2 fn6383.1 december 5, 2007 pinout ISL9440, ISL9440a, isl9441 (32 ld 5x5 qfn) top view ordering information part number (note) part marking temp. range (c) package (pb-free) pkg. dwg. # ISL9440irz* ISL9440irz -40 to +85 32 ld 5x5 qfn l32.5x5b ISL9440airz* 9440airz -40 to +85 32 ld 5x5 qfn l32.5x5b isl9441irz* isl9441irz -40 to +85 32 ld 5x5 qfn l32.5x5b *add ?-t? for tape and reel. please refer to tb347 for details on reel specifications. note: these intersil pb-free pl astic packaged products employ special pb-free material sets; molding compounds/die attach materials and 100% matte tin plate plus anneal - e3 termination finish, which is rohs compliant and compatible with both snpb and pb-free soldering operations. intersil pb-fre e products are msl classified at pb-free peak reflow temperatures that meet or exceed the pb-free requirements of ipc/jedec j std-020. phase1 boot1 ugate1 lgate1 lgate2 ugate2 boot2 phase2 g4 ldofb sgnd ocset2 fb2 en2 ocset3 fb3 isen1 pgood vcc_5v vin en1 fb1 ocset1 rst isen2 pgnd lgate3 ugate3 boot3 phase3 isen3 en3 1 2 3 4 5 6 7 8 24 23 22 21 20 19 18 17 32 31 30 29 28 27 26 25 910111213141516 ISL9440, ISL9440a, isl9441
3 fn6383.1 december 5, 2007 block diagram pwm1 oc1 vcc_5v vcc_5v vcc_5v ocp oc2 channel 2 fb2 pwm2 oc3 oc2 oc1 vcc_5v en1 en3 en2 pgnd error amp 1 fb1 180k + 0.8v 18.5pf 1400k ref 16k - + isen2 ocset2 2 clock cycles same state for required to latch overcurrent fault channel 3 pwm3 oc3 fb3 isen3 ocset3 fb3 fb2 fb1 fb4 vin uv/ov uv pgood phase1 ugate1 boot1 lgate1 adaptive dead-time v/i sample timing vin pgnd rst vin vcc_5v sgnd adaptive dead-time phase2 ugate2 boot2 lgate2 pgnd v/i sample timing vcc_5v vcc_5v vcc_5v isen1 sample current sample current + 1.75v reference ocset1 duty cycle ramp generator pwm channel phase control pgood - + - + - + - + g4 + 0.8v reference fb4 v e g m *v e adaptive dead-time phase3 ugate3 boot3 lgate3 pgnd v/i sample timing channel 1 por fault latch reference enable soft-start bias supplies early warning (see note 6)
4 fn6383.1 december 5, 2007 typical application - ISL9440, isl9441 + pgood +12v ugate2 phase2 ISL9440/isl9441 + c1 r5 c10 30 25 29 6 lgate2 15 isen2 r4 c8 boot2 vin 24 32 r6 31 fb1 ugate1 phase1 + c14 lgate1 isen1 r3 c7 boot1 r2 ocset3 vcc_5v 3 1 28 27 26 4 l2 13 sgnd q1 vout1 r1 q2 fb2 vout2 q4 r10 r11 c12 vout4 r73 +3.3v, 500ma +1.5v, 6a +5v c3 c6 l1 c2 +2.5v, 6a r12 c11 vcc_5v v r9 vout3 56f 261k 2.2h 3.3h irf7907 irf7907 10k 4.53k 4.02k 8.45k 8.45k 4.75k 10.2k 0.1f 10f 4.7f 15k 4.75k 68f irf7404 330f 10f 0.1f 0.01f 100 330f ugate3 phase3 + r51 c13 19 lgate3 isen3 r41 c81 boot3 18 r61 22 21 20 l3 16 q3 fb3 vout3 +5v, 2a 15h irf7907 4.53k 24.3k 2.8k 330f 0.1f c61 1f +12v 7 ocset1 r71 301k 12 ocset2 r72 301k 9 10 g4 ldofb 11 en1 5 en2 14 en3 17 pgnd 23 2 pgood 8 rst vcc_5v v r91 10k + c9 330f + c15 330f c16 1f + r52 100 2.2nf c52 rst ISL9440, ISL9440a, isl9441
5 fn6383.1 december 5, 2007 typical application - ISL9440a + pgood +12v ugate2 phase2 ISL9440a + c1 r5 c10 30 25 29 6 lgate2 15 isen2 r4 c8 boot2 vin 24 32 r6 31 fb1 ugate1 phase1 + c14 lgate1 isen1 r3 c7 boot1 r2 ocset3 vcc_5v 3 1 28 27 26 4 l2 13 sgnd q1 vout1 r1 q2 fb2 vout2 q4 r10 r11 c12 vout4 r73 +3.3v, 500ma +1.5v, 6a +5v c3 c6 l1 c2 +2.5v, 6a r12 c11 vcc_5v v r9 vout3 56f 261k 1.2h 1.8h irf7907 irf7907 10k 4.53k 4.02k 8.45k 8.45k 4.75k 10.2k 0.1f 10f 4.7f 15k 4.75k 68f irf7404 330f 10f 0.1f 0.01f 100 330f ugate3 phase3 + r51 c13 19 lgate3 isen3 r41 c81 boot3 18 r61 22 21 20 l3 16 q3 fb3 vout3 +5v, 2a 8.2h irf7907 4.53k 24.3k 2.8k 330f 0.1f c61 1f +12v 7 ocset1 r71 301k 12 ocset2 r72 301k 9 10 g4 ldofb 11 en1 5 en2 14 en3 17 pgnd 23 2 pgood 8 rst vcc_5v v r91 10k + c9 330f + c15 330f c16 1f + rst ISL9440, ISL9440a, isl9441
6 fn6383.1 december 5, 2007 absolute maximum rati ngs thermal information vcc_5v to gnd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +6v vcc_5v output current . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100ma vin to gnd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +28v boot/ugate to phase . . . . . . . . . . . . . -0.3v to vcc_5v + 0.3v phase1,2,3 and isen1, 2,3, to gnd . . . . . . . . . . . . . . . . . . . . .-5v (<100ns, 10j)/-0.3v (dc) to +28v en1,en2, en3, fb1, fb2, fb3, to gnd . . -0.3v to vcc_5v + 0.3v ldofb, ocset1, ocset2, ocset3, lgate1, lgate2, lgate3, to gnd. . . -0.3v to vcc_5v + 0.3v pgood, rst, g4 to gnd . . . . . . . . . . . . . . . . . . . . . . . -0.3v to +6v esd rating human body model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2000v machine model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .200v thermal resistance (typical) ja ( o c/w) jc ( o c/w) 32 ld qfn package (note 1). . . . . . . . 34 3.5 maximum junction temperature . . . . . . . . . . . . . . .-55c to +150c maximum operating temperature . . . . . . . . . . . . . . .-40c to +85c maximum storage temperature. . . . . . . . . . . . . . . .-65c to +150c pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . .see link below http://www.intersil.com/pbfree/pb-freereflow.asp caution: do not operate at or near the maximum ratings listed fo r extended periods of time. exposure to such conditions may adv ersely impact product reliability and result in failures not covered by warranty. note: 1. ja is measured in free air with the component mounted on a high effe ctive thermal conductivity test board with ?direct attach? fe atures. see tech brief tb379. electrical specifications recommended operating conditions unless otherwise noted. refer to block diagram and typical application schematic. v in = 5.6v to 24v, or vcc_5v = 5v 10%, c_vcc_5v = 4.7f, t a = -40c to +85c (note 5), typical values are at t a = +25c, unless otherwise specified. parameter test conditions min typ max units v in supply input voltage range 5.6 12.0 24.0 v input voltage range v in = vcc_5v (note 6) 4.5 5.0 5.6 v vcc_5v supply (note 2) operation voltage 4.5 5.0 5.6 v internal ldo output voltage v in > 5.6v, i l = 60ma 4.5 5.0 5.5 v maximum supply current of internal ldo v in = 12v 60 ma v in supply current shutdown current (note 3) en = en2 = en3 = 0, v in =12v 50 100 a operating current (note 4) 3 5 ma reference section internal reference voltage across specified temperature range 0.8 v reference voltage accuracy across specified temperature range -1 +1 % pwm controller error amplifiers dc gain (note 5) 88 db gain-bw product (note 5) 15 mhz slew rate (note 5) 2.0 v/s pwm regulator switching frequency (ISL9440, isl9441) 260 300 340 khz maximum duty cycle (ISL9440, isl9441) 93 % minimum duty cycle (ISL9440, isl9441) 3% switching frequency (ISL9440a) 522 600 678 khz maximum duty cycle (ISL9440a) 86 % ISL9440, ISL9440a, isl9441
7 fn6383.1 december 5, 2007 minimum duty cycle (ISL9440a) 6% fb bias current (note 5) 50 na peak-to-peak saw-tooth amplitude (note 5) v in = 12v 1.6 v v in = 5.5v 0.667 v ramp offset 1 v soft-start period 1.1 1.7 2.3 ms pwm gate driver channel 1, 2 (ugate1, 2; lgate 1, 2) (note 5) source current 800 ma sink current 2000 ma upper drive pull-up vcc_5v = 5.0v 4 8 upper drive pull-down vcc_5v = 5.0v 1.6 3 lower drive pull-up vcc_5v = 5.0v 4 8 lower drive pull-down vcc_5v = 5.0v 0.9 2 rise time c out = 1000pf 18 ns fall time c out = 1000pf 18 ns pwm gate driver channel 3 (ugate3; lgate 3) (note 5) sink/source current 400 ma upper drive pull-up vcc_5v = 5.0v 8.0 12 upper drive pull-down vcc_5v = 5.0v 3.2 6.0 lower drive pull-up vcc_5v = 5.0v 8 12 lower drive pull-down vcc_5v = 5.0v 1.8 3.5 rise time c out = 1000pf 18 ns fall time c out = 1000pf 18 ns low drop out controller drive sink current ldofb = 0.76v 50 ma fb threshold voltage ig4 = 21ma 0.800 v amplifier trans-conductance 2a/v ldofb input leakage current (note 5) ldofb = 0.8v 50 na enable1, enable2, enable3 threshold enable pin logic input low 0.8 v enable pin logic input high 2.0 v power good monitors pgood upper threshold, pwm 1, 2 and 3 105.5 111 115.5 % pgood lower threshold, pwm 1, 2 and 3 87 91 96 % pgood for linear controller 70 75 80 % pgood low level voltage i_sink = 4ma 0.4 v pgood leakage current pgood = 5v 0.025 1 a electrical specifications recommended operating conditions unless otherwise noted. refer to block diagram and typical application schematic. v in = 5.6v to 24v, or vcc_5v = 5v 10%, c_vcc_5v = 4.7f, t a = -40c to +85c (note 5), typical values are at t a = +25c, unless otherwise specified. (continued) parameter test conditions min typ max units ISL9440, ISL9440a, isl9441
8 fn6383.1 december 5, 2007 pgood rise time rpullup = 10k to 3.3v 0.05 s pgood fall time rpullup = 10k to 3.3v 0.05 s early warning functions undervoltage lockout rising (vcc_5v pin) 4.25 4.45 4.50 v undervoltage lockout falling (vcc_5v pin) 3.95 4.20 4.40 v early warning voltage rising (vin pin; ISL9440, ISL9440a only) 5.75 5.90 v early warning voltage falling (vin pin; ISL9440, ISL9440a only) 5.30 5.55 v rst rst voltage low i_sink = 4ma 0.4 v rst leakage current rst = 5v 0.025 1 a rst rise time rpullup = 10k to 3.3v 0.05 s rst fall time rpullup = 10k to 3.3v 0.05 s pgood/rst timing rising vin/vout rising threshold to pgood high rising 100 200 300 ms pgood rising to rst rising 1.0 s pgood/rst timing falling vin/vout falling threshold to pgood falling 40 70 100 s pgood falling to rst falling 4.5 5.5 6.5 s over voltage protection ov trip point 118 % over current protection overcurrent threshold (ocset_) (note 5) rocset = 55k 32 a full scale input current (isen_) (note 5) 15 a overcurrent set voltage (ocset_) 1.70 1.75 1.80 v over-temperature over-temperature shutdown 150 c over-temperature hysteresis 20 c notes: 2. in normal operation, where the device is supplied with voltage on the v in pin, the vcc_5v pin provides a 5v output capable of 60ma (min). when the vcc_5v pin is used as a 5v supply inpu t, the internal ldo regulator is disabled and the v in input pin must be connected to the vcc_5v pin. (refer to the pin descriptions section for more details.) 3. this is the total shutdown current with v in = 5.6 and 24v. 4. operating current is the supply current consumed when the devi ce is active but not switching. it does not include gate drive current. 5. limits established by characterization and are not production tested. 6. check note 2 for vcc_5v and vin configurations at 5v 10% input applications. ISL9440, ISL9440a ?s pgood signal will fall low when vin pin voltage drops below 5.55v (typ), which results from the early warning detection on vin pin voltage. isl9441 doesn?t have an early warning function, so when vin pin voltage is below 5.55v, pgood will not be pulled low; isl9441?s pgood only shows the output voltage r egulation status. electrical specifications recommended operating conditions unless otherwise noted. refer to block diagram and typical application schematic. v in = 5.6v to 24v, or vcc_5v = 5v 10%, c_vcc_5v = 4.7f, t a = -40c to +85c (note 5), typical values are at t a = +25c, unless otherwise specified. (continued) parameter test conditions min typ max units ISL9440, ISL9440a, isl9441
9 fn6383.1 december 5, 2007 pin descriptions boot3, boot2, boot1 (pin 20, 26, 31) these pins are bootstrap pins to provide bias for high side driver. the bootstrap diodes are integrated to help reduce total cost and reduce layout complexity. ugate3, ugate2, ugate1 (pin 21, 27, 30) these pins provide the gate drive for the upper mosfets. phase3, phase2, phase1 (pin 19, 25, 32) these pins are connected to the junction of the upper mosfet?s source, output filter inductor, and lower mosfet?s drain. lgate3, lgate2, lgate1 (pin 22, 28, 29) these pins provide the gate drive for the lower mosfets. pgnd (pin 23) this pin provides the power ground connection for the lower gate drivers for all pwm1, pwm2 and pwm3. this pin should be connected to the sources of the lower mosfets and the (-) terminals of the external input capacitors. fb3, fb2, fb1, ldofb (pin 16, 13, 6, 10) these pins are connected to the feedback resistor divider and provide the voltage feedback signals for the respective controller. they set the output voltage of the converter. in addition, the pgood circuit uses these inputs to monitor the output voltage status. isen3, isen2, isen1 (pin 18, 24, 1) these pins are used to monitor the voltage drop across the lower mosfet for current loop feedback and overcurrent protection. pgood (pin 2) this is an open drain logic outpu t used to indicate the status of the output voltages and input voltage (voltage on vin pin; early warning for ISL9440 and ISL9440a). this pin is pulled low when either of the three pwm outputs is not within 10% of the respective nominal voltage, or if the linear controller output is less than 75% of it?s nominal value, or vin pin voltage drops below 5.55v. ISL9440 and ISL9440a?s pgood pin also indicates the vin pin status for early warning function. if the voltage on vin pin drops below 5.55v, this pin will be pulled low. sgnd (pin 11) this is the small-signal ground, common to all 4 controllers, and are suggested to be routed separately from the high current ground (pgnd). in case of one whole solid ground and no noisy current going through around chip, sgnd and pgnd can be tied to the same ground copper plane. all voltage levels are measured with respect to this pin. a small ceramic capacitor should be connected right next to this pin for noise decoupling. vin (pin 4) use this pin to power the device with an external supply voltage with a range of 5.6v to 24v. for 5v 10% operation, connect this pin to vcc_5v. for ISL9440 and ISL9440a, the voltage on this pin is monitored for early warning function. if the voltage on this pin drop below 5.55v, the pgood will be pulled low. rst will be low after pgood toggles to low for 5.5s (typ). refer to figure 1 for detailed time sequence. isl9441 doesn?t have early warning functions, which means the vin pin voltage is not monitored. vcc_5v (pin 3) this pin is the output of the inte rnal 5v linear regulator. this output supplies the bias for the ic, the low side gate drivers, and the external boot circuitry for the high side gate drivers. the ic may be powered directly from a single 5v (10%) supply at this pin. when used as a 5v supply input, this pin must be externally connected to v in . the vcc_5v pin must be always decoupled to power ground with a minimum of 4.7 f ceramic capacitor, placed very close to the pin. en3, en2, en1 (pin 17, 14, 5) these pins provide an enable/disable function for their respective pwm output. the output is enabled when this pin is floating or pulled high, and disabled when the pin is pulled low. g4 (pin 9) this pin is the open drain output of the linear regulator controller. ocset3, ocset2, ocset1 (pin 15, 12, 7) a resistor from this pin to ground sets the overcurrent threshold for the respective pwm. rst (pin 8) reset pulse output. this pin outputs a logic low signal after pgood toggles to low for 5.5s (typ). it can be used to reset system. refer to figure 1 for detailed time sequence of ISL9440 and ISL9440a with early warning function. isl9441 doesn?t have early warning functions, which means the vin pin voltage is not monitored. but rst still output low signal following pgood low. ISL9440, ISL9440a, isl9441
10 fn6383.1 december 5, 2007 figure 1. pgood and rst timing 0 5 10 15 20 25 8 7 6 5 4 3 2 1 0 voltage (v) time (not to scale) v in = 5.5v falling/ v out 1-4 out of regulation v in = 5.5v rising/ v out 1-4 in regulation v in = 5.5v rising/ v out 1-4 in regulation typ = 200ms 2.4v 0.4v max = 2s max = 100s max = 6.5s v in /v out rst pgood typical performance curves (oscilloscope plots are taken using the ISL9440eval1z ev aluation board, vin = 12v unless otherwise noted.) figure 2. pwm1 load regulation figure 3. pwm1 efficiency vs load (v o = 2.5v), v in = 12v, 1 dual so-8 mosfet (irf7907) for upper and lower mosfets figure 4. pwm2 load regulation fig ure 5. pwm2 efficiency vs load (v o = 1.5v), v in = 12v, 1 dual so-8 mosfet (irf7907) for upper and lower mosfets load current (a) output voltage (v) 2.45 2.46 2.47 2.48 2.49 2.50 2.51 2.52 2.53 2.54 2.55 0.01.02.03.04.05.06.07.0 load current (a) efficiency (%) 60 65 70 75 80 85 90 95 7.0 6.0 5.0 4.0 3.0 2.0 1.0 0.0 output voltage (v) load current (a) 1.45 1.46 1.47 1.48 1.49 1.50 1.51 1.52 1.53 1.54 1.55 0.01.02.03.04.05.06.07.0 load current (a) efficiency (%) 60 65 70 75 80 85 90 0.0 1.0 2.0 3.0 4.0 5.0 6.0 7.0 ISL9440, ISL9440a, isl9441
11 fn6383.1 december 5, 2007 figure 6. pwm3 load regulation figure 7. pwm3 efficiency vs load (v o = 5v), v in =12v, 1 dual so-8 mosfet (irf7907) for upper and lower mosfets figure 8. pwm soft-start waveforms figure 9. output ripple under maximum load (i o1 = i o1 = 6a, i o3 = 2a, i o4 = 0.5a) figure 10. vin falling to pgood falling delay time figure 11. pgood falling to rst falling typical performance curves (continued) (oscilloscope plots are taken using the ISL9440eval1z ev aluation board, vin = 12v unless otherwise noted.) output voltage (v) load current (a) 5.05 5.06 5.06 5.07 5.07 5.08 5.08 5.09 5.09 5.10 5.10 0.0 1.0 2.0 3.0 4.0 load current (a) efficiency (%) 60 65 70 75 80 85 90 95 100 0.0 1.0 2.0 3.0 4.0 v out2 1v/div 0.2ms/div v out1 1v/div v out4 (ldo) 1v/div v out3 1v/div v out1 50mv/div, ac coupled v out2 50mv/div, ac coupled v out3 50mv/div, ac coupled v out4 50mv/div, ac coupled 5s/div vin, 1v/div, ch1 rst, 5v/div, ch3 pgood, 5v/div, ch4 100s/div ch4 ch1 ch3 10s/div pgood, 5v/div, ch4 ch4 ch1 ch3 vin, 1v/div, ch1 rst , 5v/div, ch3 ISL9440, ISL9440a, isl9441
12 fn6383.1 december 5, 2007 figure 12. pgood rising to rst rising figure 13. output ripple under transient load figure 14. three channel hard-short ocp at the same time figure 15. phase node pwm waveforms, v in = 24v typical performance curves (continued) (oscilloscope plots are taken using the ISL9440eval1z ev aluation board, vin = 12v unless otherwise noted.) 500ns/div pgood, 5v/div, ch4 ch4 ch1 ch3 vin, 1v/div, ch1 rst , 1v/div, ch3 500s/div v out1 , 100mv/div, 0a to 6a, 1.6a/s v out2 , 100mv/div, 0a to 6a, 1.6a/s v out3 , 100mv/div, 0a to 2a, 1a/s v out4 (ldo), 100mv/div, 0a to 0.5a, 1a/s 5ms/div v o1 , 1v/div v o2 , 1v/div v o3 , 1v/div pwm1, 5v/div pwm2, 5v/div pwm3, 5v/div 1s/div ISL9440, ISL9440a, isl9441
13 fn6383.1 december 5, 2007 ISL9440, ISL9440a, isl9441 functional description general description the ISL9440, ISL9440a and isl9441 integrate control circuits for three synchronous buck converters and one linear controller. th e three synchronous bucks operate out of phase to substantially reduce the input ripple and thus reduce the input filter requirements. the chip has 3 control lines (en1, en2 and en3), which provide independent control for each of the synchronous buck outputs. the buck pwm controllers employ free-running frequency of 300khz (ISL9440 and isl9441) and 600khz (ISL9440a). the current mode control scheme with an input voltage feed- forward ramp input to the modulator provides an excellent rejection of input voltage variations and provides simplified loop compensations. the linear controller can drive either a pnp or pfet to provide ultra low-dropout regulation with programmable voltages. internal 5v linear regulator (vcc_5v) all ISL9440, ISL9440a and isl9441 functions are internally powered from an on-chip, low dropout 5v regulator. the maximum regulator input voltage is 24v. bypass the regulator?s output (vcc_5v) with a 4.7f capacitor to ground. the dropout voltage for this ldo is typically 600mv, so when vin is greater than 5.6v, vcc_5v is typically 5v. the ISL9440, ISL9440a and isl9441 also employ an undervoltage lockout circuit t hat disables both regulators when vcc_5v falls below 4.4v. the internal ldo can source over 60ma to supply the ic, power the low side gate drivers and charge the external boot capacitor. when driving large fets especially at 300khz (ISL9440, isl9441)/600khz (ISL9440a) frequency, little or no regulator current may be available for external loads. for example, a single large fe t with 15nc total gate charge requires 15nc x 300khz = 4.5ma (15nc x 600khz = 9ma). also, at higher input voltages with larger fets, the power dissipation across the internal 5v will increase. excessive dissipation across this regulator must be avoided to prevent junction temperature rise. larger fets can be used with 5v 10% input applications. the thermal overload protection circuit will be triggered, if the vcc_5v output is short-circuit. connect vcc_5v to v in for 5v 10% input applications. digital enable signals the typical applications for the ISL9440, ISL9440a and isl9441 are using digital sequencing controllers for the power rails. using a digital enable rather than an analog soft- start provides a well controlled method for sequencing up and down on the power rails. soft-start operation the ISL9440, ISL9440a and isl9441 have a fixed soft-start time, 1.7ms (typ). pgood will not toggle to high until soft- start is done and all the four outputs are up and in regulations. output voltage programming the ISL9440, ISL9440a and isl9441 use a precision internal reference voltage to set the output voltage. based on this internal reference, th e output voltage can thus be set from 0.8v up to a level determined by the input voltage, the maximum duty cycle, and the co nversion efficiency of the circuit. a resistive divider from the out put to ground sets the output voltage of either pwm channel. the center point of the divider shall be connected to fbx pin. the output voltage value is determined by equation 1. where r1 is the top resistor of the feedback divider network and r2 is the resistor connected from fbx to ground. out-of-phase operation to reduce input ripple current, channel 1 and channel 2 operate 180 out-of-phase, channel 3 keeps 0 phase degree with channel 1. channel 1 and channel 2 typically output higher load compared to channel 3 because of their stronger drivers. this reduces the i nput capacitor ripple current requirements, reduces power supply-induced noise, and improves emi. this effectively helps to lower component cost, save board space and reduce emi. triple pwms typically operate in-phase and turn on both upper fets at the same time. the input capacitor must then support the instantaneous current requir ements of the three switching regulators simultaneously, resulting in increased ripple voltage and current. the higher rms ripple current lowers the efficiency due to the power loss associated with the esr of the input capacitor. this typically requires more low-esr capacitors in parallel to minimize the input voltage ripple and esr-related losses, or to meet the required ripple current rating. with synchronized out-of-phase operation, the high-side mosfets turn on 180 out-of-phase. the instantaneous input current peaks of both regulators no longer overlap, resulting in reduced rms ripple current and input voltage ripple. this reduces the required input capa citor ripple current rating, allowing fewer or less expensive capacitors, and reducing the shielding requirements for emi. the typical operating curves show the synchronized 180 out-of-phase operation. input voltage range the ISL9440, ISL9440a and isl9441 are designed to operate from input supplies ranging from 4.5v to 24v. for 5v 10% input applications, isl9441 is suggested. the reason is that vin and vcc_5v pin should be tied together for this input application. the early warning function will pull pgood and rst low for ISL9440 and ISL9440a. isl9441 has not been implemented with early warning function. v outx 0.8v r1 r2 + r2 ---------------------- ?? ?? = (eq. 1)
14 fn6383.1 december 5, 2007 the input voltage range can be effectively limited by the available maximum duty cycle (d max = 93% for ISL9440 and isl9441, d max = 86% for ISL9440a). where, vd1 = sum of the parasitic voltage drops in the inductor discharge path, including the lower fet, inductor and pc board. vd2 = sum of the voltage drops in the charging path, including the upper fet, inductor and pc board resistances. the maximum input voltage and minimum output voltage is limited by the minimum on-time (t on(min) ). where, t on(min) = 30ns gate control logic the gate control logic translat es generated pwm signals into gate drive signals providing amp lification, level shifting and shoot-through protection. the gat e drivers have some circuitry that helps optimize the ic per formance over a wide range of operational conditions. as mosfet switching times can vary dramatically from type to type and with input voltage, the gate control logic provides adaptive dead time by monitoring real gate waveforms of both the upper and the lower mosfets. shoot-through control logic provides a 20ns dead-time to ensure that both the upper and lower mosfets will not turn on simultaneously and cause a shoot-through condition. gate drivers the low-side gate driver is supplied from vcc_5v and provides a peak sink current of 2a/2a/200ma and source current of 800ma/800ma/400ma for channels 1/2/3 respectively. the high-side gate driver is also capable of delivering the same current as t hose in low-side gate driver. gate-drive voltages for the upper n-channel mosfet are generated by the flying capacitor boot circuit. a boot capacitor connected from the boot pin to the phase node provides power to the high side mosfet driver. to limit the peak current in the ic, an external resistor may be placed between the ugate pin and the gate of the external mosfet. this small series resistor also damps any oscillations caused by the resonant tank of the parasiti c inductances in the traces of the board and the fet?s input capacitance. at start-up, the low-side mosfet turns on and forces phase to ground in order to c harge the boot capacitor to 5v. after the low-side mosfet turns off, the high-side mosfet is turned on by closing an internal switch between boot and ugate. this provides the necessary gate-to- source voltage to turn on t he upper mosfet, an action that boosts the 5v gate drive signal above vin. the current required to drive the upper mosfet is drawn from the internal 5v regulator. adaptive dead time the ISL9440, ISL9440a and isl9441 incorporate an adaptive dead time algorithm on the synchronous buck pwm controllers that optimiz es operation with varying mosfet conditions. this algorithm provides an approximately 20ns of dead time between switching the upper and lower mosfet?s. this dead time is adaptive and allows operation with different mosfet?s without having to externally adjust the dead time using a resistor or capacitor. during turn-off of the lower mosfet, the lgate voltage is monitored until it reaches a 1v threshold, at which time the ugate is released to rise. adaptive dead time circuitry monitors the upper mosfet gate voltage during ugate turn-off. once the upper mosfet gate-to-source voltage has dropped below a threshold of 1v, the lgate is allowed to rise. internal bootstrap diode the ISL9440, ISL9440a and isl9441 have integrated bootstrap diodes to help reduce total cost and reduce layout complexity. simply adding an external capacitor across the boot and phase pins complete s the bootstrap circuit. the bootstrap capacitor must have a maximum voltage rating above the maximum battery voltage plus 5v. the bootstrap capacitor can be chosen from equation 4. v in min () v out v d1 + 0.93 -------------------------------- ?? ?? v d2 v d1 ? + = (eq. 2) v in max () v out t on min () 300khz --------------------------------------------------- - (eq. 3) boot ugate phase vcc_5v vin ISL9440, ISL9440a, isl9441 figure 16. c boot q gate v boot ----------------------- - (eq. 4) ISL9440, ISL9440a, isl9441
15 fn6383.1 december 5, 2007 where q gate is the amount of gate c harge required to fully charge the gate of the upper mosfet. the v boot term is defined as the allowable droop in the rail of the upper drive. as an example, suppose an upper mosfet has a gate charge (qgate) of 25nc at 5v and also assume the droop in the drive voltage over a pwm cycle is 200mv. one will find that a bootstrap capacitance of at least 0.125f is required. the next larger standard value capacitance is 0.22f. a good quality ceramic capacitor is recommended. protection circuits the converter output is monitored and protected against overload, short circuit and undervoltage conditions. a sustained overload on the output sets the pgood low and initiates hiccup mode. undervoltage lockout the ISL9440, ISL9440a and isl9441 include uvlo protection that will keep the dev ices in a reset condition until a proper operating voltage is applied and that will also shut down the ISL9440, ISL9440a and isl9441 if the operating voltage drops below a pre-defined value. all controllers are disabled when uvlo is asserted. when uvlo is asserted, pgood will be valid and de-asserted. overcurrent protection all the pwm controllers use the lower mosfet?s on-resistance, r ds(on) , to monitor the current in the converter. the sensed voltage drop is compared with a threshold set by a resistor connected from the ocsetx pin to ground. where, i oc is the desired overcurr ent protection threshold, and r cs is a value of the current sense resistor connected to the isenx pin. if an overcurrent is detected for 2 consecutive clock cycles then the ic enters a hiccup mode by turning off the gate drivers and entering into soft-start. the ic will cycle 4 times through soft-start before trying to restart. the ic will continue to cycle through soft -start until the overcurrent condition is removed. hiccup mode is active during soft-start so care must be taken to ensure that the peak inductor current does not exceed the overcurrent threshold during soft-start. because of the nature of this current sensing technique, and to accommodate a wide range of r ds(on) variations, the value of the overcurrent threshold should represent an overload current about 150% to 180% of the maximum operating current. if more accurate current protection is desired, place a current sense resistor in series with the lower mosfet source. overvoltage protection all switching controllers with in the ISL9440, ISL9440a and isl9441 have fixed overvoltage set points. the overvoltage set point is set at 118% of the output voltage set by the feedback resistors. in the case of an overvoltage event, the ic will attempt to bring the output voltage back into regulation by keeping the upper mosfet turned off and modulating the lower mosfet for 2 consecutive pwm cycles. if the overvoltage condition has not been corrected in 2 cycles, the ISL9440, ISL9440a and isl9441 will turn on the lower mosfet until the overvoltage has been cleared, or the power path is interrupted by opening a fuse. over-temperature protection the ic incorporates an over-t emperature prot ection circuit that shuts the ic down when a die temperature of +150c is reached. normal operation resumes when the die temperatures drops below +130 c through the initiation of a full soft-start cycle. feedback loop compensation to reduce the number of extern al components and to simplify the process of determining co mpensation components, all pwm controllers have internally compensated error amplifiers. to make internal compensation possible several design measures were taken. first, the ramp signal applied to the pwm comparator is proportional to the input volt age provided via the vin pin. this keeps the modulator gain constant with variation in the input voltage. second, the load current proportional signal is derived from the voltage drop across the lower mosfet during the pwm time interval and is subtracted from the amplified error signal on the comparator input. this creates an internal current control lo op. the resistor connected to the isen pin sets the gain in the current feedback loop. the following expression estimates the required value of the current sense resistor depending on the maximum operating load current and the value of the mosfet?s r ds(on) . choosing r cs to provide 15a of current to the current sample and hold circuitry is recommended but values down to 2a and up to 100a can be used. the higher sampling current will help to stabilize the loop. due to the current loop feedback, the modulator has a single pole response with -20db slope at a frequency determined by the load. where r o is load resistance and c o is load capacitance. for this type of modulator, a type 2 compensation circuit is usually sufficient. r ocset 7 () r cs () i oc () r ds on () () ------------------------------------------ - = (eq. 5) r cs i max () r ds on () () 15 a ---------------------------------------------- - (eq. 6) f po 1 2 r o c o ?? -------------------------------- - = (eq. 7) ISL9440, ISL9440a, isl9441
16 fn6383.1 december 5, 2007 figure 17 shows a type 2 amplifier and its response along with the responses of the cu rrent mode modulator and the converter. the type 2 amplifier, in addition to the pole at origin, has a zero-pole pair that causes a flat gain region at frequencies in between the zero and the pole. the zero frequency, the amplifier high-frequency gain, and the modulator gain are chosen to satisfy most typical applications. the crossover frequency will appear at the point where the modulator att enuation equals the amplifier high frequency gain . the only task that the system designer has to complete is to specify the output filter capacitors to position the load main pole somewhere within one decade lower than the amplifier zero fr equency. with this type of compensation plenty of phase ma rgin is easily achieved due to zero-pole pair phase ?boost?. conditional stability may occur only when the main load pole is positioned too much to the left side on the frequency axis due to excessive output filter capacitance. in this case, the esr zero placed within the 1.2khz to 30khz range gives some additional phase ?boost?. some phase boost can also be achieved by connecting capacitor c z in parallel with the upper resistor r 1 of the divider that sets the output voltage value. please refer to ?output inductor selection? on page 18 and ?input capacitor selection? on page 19 for further details. linear regulator the linear regulator controller is a trans-conductance amplifier with a nominal gain of 2a/v. the n-channel mosfet output device can sink a minimum of 50ma. the reference voltage is 0.8v. with zero volts differential at it?s input, the controller sinks 21ma of current. an external pnp transistor or pfet pass elem ent can be used. the dominant pole for the loop can be placed at the base of the pnp (or gate of the pfet), as a capacitor from emitter to base (source to gate of a pfet). bett er load transient response is achieved however, if the domin ant pole is placed at the output, with a capacitor to ground at the output of the regulator. under no-load conditions, leakage currents from the pass transistors supply the output capacitors, even when the transistor is off. generally this is not a problem since the feedback resistor drains the excess charge. however, charge may build up on the output capacitor making v ldo rise above its set point. care must be taken to insure that the feedback resistor?s current exceeds the pass transistors leakage current over the entire temperature range. the linear regulator output can be supplied by the output of one of the pwms. when using a pfet, the output of the linear regulator will track the pwm supply after the pwm output rises to a voltage greater than the threshold of the pfet pass device. the voltage differential between the pwm and the linear output will be the load current times the r ds(on) . base-drive noise reduction the high-impedance base driver is susceptible to system noise, especially when the linear regulator is lightly loaded. capacitively coupled switching noise or inductively coupled emi onto the base drive causes fluctuations in the base current, which appear as noise on the linear regulator?s output. keep the base drive trac es away from the step-down converter, and as short as possible, to minimize noise coupling. a resistor in series with the gate drivers reduces the switching noise generated by pwm. additionally, a bypass capacitor may be placed across the base-to-emitter resistor. this bypass capacitor, in addition to the transistor?s input capacitor, could bring in a second pole that will de- stabilize the linear regulator. therefore, the stability f z 1 2 r 2 c 1 ?? ------------------------------ - 6khz == (eq. 8) f p 1 2 r 1 c 2 ?? ------------------------------ - 600khz == (eq. 9) figure 17. feedback loop compensation r1 r2 c1 c2 f po f z f p f c modulator ea converter type 2 ea g ea = 18db g m = 17.5db 0.79 0.8 0.82 0.83 0.85 0 40 60 feedback voltage (v) error amplifier sink 20 50 30 10 current (ma) 0.81 0.84 figure 18. linear controller gain ISL9440, ISL9440a, isl9441
17 fn6383.1 december 5, 2007 requirements determine the maximum base-to-emitter capacitance. layout guidelines careful attention to layout requirements is necessary for successful implementation of an ISL9440, ISL9440a and isl9441 based dc/dc converte r. the ISL9440, ISL9440a and isl9441 switch at a very high frequency and therefore the switching times are very short. at these switching frequencies, even the shortest trace has significant impedance. also, the peak gate drive current rises significantly in extremely short time. transition speed of the current from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. these voltage spikes can degrade efficiency, generate emi, increase device overvoltage stress and ringing. careful component selection and proper pc board layout minimizes the magnitude of these voltage spikes. there are three sets of critical components in a dc/dc converter using the ISL9440, ISL9440a and isl9441: the controller, the switching power components and the small signal components. the switching power components are the most critical from a layout point of view because they switch a large amount of energ y so they tend to generate a large amount of noise. the cr itical small signal components are those connected to sensit ive nodes or those supplying critical bias currents. a multi-layer printed circuit board is recommended. layout considerations 1. the input capacitors, upper fet, lower fet, inductor and output capacitor should be placed first. isolate these power components on the topside of the board with their ground terminals adjacent to one another. place the input high frequency decoupling ceramic capacitor very close to the mosfets. 2. use separate ground planes for power ground and small signal ground. connect the sgnd and pgnd together close to the ic. do not connect them together anywhere else. 3. the loop formed by input ca pacitor, the top fet and the bottom fet must be kept as small as possible. 4. ensure the current paths from the input capacitor to the mosfet, to the output induct or and output capacitor are as short as possible with maximum allowable trace widths. 5. place the pwm controller ic close to lower fet. the lgate connection should be short and wide. the ic can be best placed over a quiet ground area. avoid switching ground loop current in this area. 6. place vcc_5v bypass capacitor very close to vcc_5v pin of the ic and connect its ground to the pgnd plane. 7. place the gate drive components boot diode and boot capacitors together near controller ic 8. the output capacitors should be placed as close to the load as possible. use short wide copper regions to connect output capacitors to load to avoid inductance and resistances. 9. use copper filled polygons or wide but short trace to connect the junction of upper fet, lower fet and output inductor. also keep the phase node connection to the ic short. do not unnecessarily oversize the copper islands for phase node. since the phase nodes are subjected to very high dv/dt voltages, the stray capacitor formed between these islands and the surrounding circuitry will tend to couple switching noise. 10. route all high speed switching nodes away from the control circuitry. 11. create a separate small analog ground plane near the ic. connect the sgnd pin to this plane. all small signal grounding paths including feedback resistors, current limit setting resistors and enx pull-down resistors should be connected to this sgnd plane. 12. ensure the feedback connection to the output capacitor is short and direct. component selection guidelines mosfet considerations the logic level mosfets are chosen for optimum efficiency given the potentially wide in put voltage range and output power requirements. two n-channel mosfets are used in each of the synchronous-rectified buck converters for the 3 pwm outputs. these mosfets should be selected based upon r ds(on) , gate supply requirements, and thermal management considerations. the power dissipation includes two loss components; conduction loss and switching loss. these losses are distributed between the upper and lower mosfets according to duty cycle (see the following e quations). the conduction losses are the main component of power dissipation for the lower mosfets. only the upper mosfet has significant switching losses , since the lower device turns on and off into near zero voltage. the equations assume linear voltage-current transitions and do not model power loss due to the reverse-recovery of the lower mosfet?s body diode. a large gate-charge increases the switching time, t sw , which increases the upper mosfet s witching losses. ensure that both mosfets are within their maximum junction temperature at high ambient te mperature by calculating the temperature rise according to package thermal-resistance specifications. p upper i o 2 () r ds on () () v out () v in --------------------------------------------------------------- i o () v in () t sw () f sw () 2 ----------------------------------------------------------- - + = (eq. 10) p lower i o 2 () r ds on () () v in v out ? () v in ------------------------------------------------------------------------------ - = (eq. 11) ISL9440, ISL9440a, isl9441
18 fn6383.1 december 5, 2007 output capacitor selection the output capacitors for each output have unique requirements. in general, the output capacitors should be selected to meet the dynam ic regulation requirements including ripple voltage and load transients. selection of output capacitors is also de pendent on the output inductor, so some inductor analysis is required to select the output capacitors. one of the parameters limiting the converter?s response to a load transient is the time required for the inductor current to slew to it?s new level. the ISL9440, ISL9440a and isl9441 will provide either 0% or maximum duty cycle in response to a load transient. the response time is the time interval required to slew the inductor current from an initial current value to the load current level. during this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor(s ). minimizing the response time can minimize the output ca pacitance required. also, if the load transient rise time is slower than the inductor response time, as in a hard drive or cd drive, it reduces the requirement on the output capacitor. the maximum capacitor value required to provide the full, rising step, transient load current during the response time of the inductor is: where, c out is the output capacitor(s) required, l o is the output inductor, i tran is the transient load current step, v in is the input voltage, v o is output voltage, and dv out is the drop in output voltage allowed during the load transient. high frequency capacitors initially supply the transient current and slow the load rate-of-change seen by the bulk capacitors. the bulk filter capacitor values are generally determined by the esr (equivalent series resistance) and voltage rating requirements as well as actual capacitance requirements. the output voltage ripple is due to the inductor ripple current and the esr of the output capacitors as defined by: where, i l is calculated in the ?out put inductor selection? on page 18. high frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. consult with the manufacturer of the load circuitry for specific decoupling requirements. use only specialized low-esr capacitors intended for switching-regulator applications at 300khz (ISL9440/isl9441)/600khz (ISL9440a) for the bulk capacitors. in most cases, mult iple small-case electrolytic capacitors perform better than a single large-case capacitor. the stability requirement on the selection of the output capacitor is that the ?esr zero? (f z ) be between 1.2khz and 30khz. this range is set by an internal, single compensation zero at 6khz. the esr zero can be a factor of five on either side of the internal zero and still contribute to increased phase margin of the co ntrol loop. therefore: in conclusion, the output capaci tors must meet three criteria: 1. they must have sufficient bulk capacitance to sustain the output voltage during a load transient while the output inductor current is slewing to the value of the load transient. 2. the esr must be sufficiently low to meet the desired output voltage ripple due to the output inductor current. 3. the esr zero should be placed, in a rather large range, to provide additional phase margin. the recommended output capaci tor value for the ISL9440, ISL9440a and isl9441 is between 150 f to 680 f, t o m e e t stability criteria with exte rnal compensation. use of aluminum electrolytic (poscap) or tantalum type capacitors is recommended. use of low esr ceramic capacitors is possible but would take more rigorous loop analysis to ensure stability. output inductor selection the pwm converters require output inductors. the output inductor is selected to meet the output voltage ripple requirements. the inductor valu e determines the converter?s ripple current and the ripple volt age is a function of the ripple current and output capacitor(s) esr. the ripple voltage expression is given in the capacitor selection section and the ripple current is approximated by equation 15: for the ISL9440, ISL9440a and isl9441, inductor values between 1.2h to 10h are recommended when using the typical application schematic. other values can be used but a thorough stability study should be done. a smaller volume cap in combination with big inductor will be more prone to stability issues. one way to get more phase margin is to add a small cap (typically 1nf to 10n f) in parallel with the upper resistor of the voltage sense resi stor divider. for example, in ISL9440, ISL9440a application schematic, the 5v output has a 15h inductor with which the system phase margin is less than 45. an resistor and capacitor are added with the upper resistor of the divider to get more phase margin. c out l o () i tran () 2 2v in v o ? () dv out () ---------------------------------------------------------- - = (eq. 12) v ripple i l esr () = (eq. 13) c out 1 2 esr () f z () ------------------------------------ - = (eq. 14) i l v in v out ? () v out () f s () l () v in () --------------------------------------------------------- - = (eq. 15) ISL9440, ISL9440a, isl9441
19 all intersil u.s. products are manufactured, asse mbled and tested utilizing iso9000 quality systems. intersil corporation?s quality certifications ca n be viewed at www.intersil.com/design/quality intersil products are sold by description only. intersil corpor ation reserves the right to make changes in circuit design, soft ware and/or specifications at any time without notice. accordingly, the reader is cautioned to verify that data sheets are current before placing orders. information furnishe d by intersil is believed to be accurate and reliable. however, no responsibility is assumed by intersil or its subsidiaries for its use; nor for any infringements of paten ts or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of intersil or its subsidiari es. for information regarding intersil corporation and its products, see www.intersil.com fn6383.1 december 5, 2007 input capacitor selection the important parameters for the bulk input capacitor(s) are the voltage rating and the rms current rating. for reliable operation, select bulk input capacitors with voltage and current ratings above the maxi mum input voltage and largest rms current required by the circuit. the capacitor voltage rating should be at least 1.25 times greater than the maximum input voltage and 1.5 times is a conservative guideline. the ac rms input current varies with the load. the total rms current supplied by the input capacitance is: where, dc is duty cycle of the respective pwm. depending on the specifics of the input power and its impedance, most (or all) of this current is supplied by the input capacitor(s). figure 19 shows the advantage of having the pwm converters operating out of phase. if the converters were operating in phase, the combined rms current would be the algebraic su m, which is a much larger value as shown. the combined out-of-phase current is the square root of the sum of the square of the individual reflected currents and is signif icantly less than the combined in-phase current. use a mix of input bypass capaci tors to control the voltage ripple across the mosfets. us e ceramic capacitors for the high frequency decoupling and bulk capacitors to supply the rms current. small ceramic capa citors can be placed very close to the upper mosfet to suppress the voltage induced in the parasitic circuit impedances. for board designs that allow through-hole components, the sanyo os-con? series offer low esr and good temperature performance. for surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. these capacitors must be capable of handling the surge- current at power-up. the tps series available from avx is surge current tested. i rms i rms1 2 i rms2 2 + = (eq. 16) i rmsx dc dc 2 ? i o ? = (eq. 17) figure 19. input rms current vs load 12345 3.3v and 5v load current input rms current 5.0 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 in phase out of phase 5v 3.3v ISL9440, ISL9440a, isl9441
20 fn6383.1 december 5, 2007 ISL9440, ISL9440a, isl9441 package outline drawing l32.5x5b 32 lead quad flat no-lead plastic package rev 2, 11/07 located within the zone indicated. the pin #1 identifier may be unless otherwise specified, tolerance : decimal 0.05 tiebar shown (if present) is a non-functional feature. the configuration of the pin #1 identifier is optional, but must be between 0.15mm and 0.30mm from the terminal tip. dimension b applies to the metallized terminal and is measured dimensions in ( ) for reference only. dimensioning and tolerancing conform to amse y14.5m-1994. 6. either a mold or mark feature. 3. 5. 4. 2. dimensions are in millimeters. 1. notes: bottom view detail "x" side view typical recommended land pattern top view 5.00 a 5.00 b index area pin 1 6 (4x) 0.15 32x 0.40 0.10 4 a 32x 0.23 m 0.10 c b 16 9 4x 0.50 28x 3.5 6 pin #1 index area 3 .30 0 . 15 0 . 90 0.1 base plane see detail "x" seating plane 0.10 c c 0.08 c 0 . 2 ref c 0 . 05 max. 0 . 00 min. 5 ( 3. 30 ) ( 4. 80 typ ) ( 28x 0 . 5 ) (32x 0 . 23 ) ( 32x 0 . 60) + 0.07 - 0.05 17 25 24 8 1 32


▲Up To Search▲   

 
Price & Availability of ISL9440

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X